# Folded Cascode Current Mirror & It's Layout Design

Rajkumar Sarma<sup>#</sup>, Manendra Singh VLSI Design, SEEE, Lovely Professional University, Punjab

#### Abstract

Current mirror is used in various application where low voltage analog circuit design is needed like in any of the portable devices so that battery lifetime can be increased. In this paper a high performance MOSFET current mirror in a folded cascode configuration is designed to achieve a high output resistance, operating in wide range of supply voltage. We have designed the layout of the proposed circuit and the output resistance values of the proposed circuit are much higher than the previously designed circuits.

Keyword: Current Mirror, Folded Cascode, Layout, Cadence Assura

## I. INTRODUCTION

After analysing all the current mirror circuit and the modified one's that are showing good mirroring effect and high output resistance value, we came to conclusion to implement the modified cascade current mirror that can have high input resistance and a wide swing. So the circuit diagram of the proposed circuitry in this paper is shown below which is showing good mirroring across the wide range of current with the high output impedance value.



Fig. 1: Proposed Folded cascode current mirror circuit.

The proposed circuit is a simple 7 transistor modified cascode current mirror, the base paper for this circuit is implemented in the BJT which is showing very efficient result according to output resistance as 71M ohm with the impedance bandwidth product of 2.8 ohm at 1mA output current with 1.8V input supply voltage. This MOSFET circuit implemented has the range from 100m - 800m Voltage with the exact mirroring value at 550M V.

## II. LAYOUT DESIGN OF THE CURRENT MIRROR CIRCUIT

Layout of the current mirror is been drawn to analyse the change in the output current by including all the parasitic value like capacitor and resistance due to metals and polysilicon material, we can calculate the total amount of capacitance and resistance value by applying the basic networking rules. Designing the circuit and doing its layout design is a completely different work as there are two rules that should be matched by the design one is lamda rule and other one is micron rule. In lamda rule everything is expressed in term of lamda like  $2\lambda$  or  $3\lambda$  and lamda varies according to the technology. After designing the layout, we have to check down the DRC, LVS and RCX which extract the parasitic values from it. DRC is the design rule check which deals with checking the design rule as per standards defined then

comes the LVS which is layout v\s schematic which will compare that the connection of both the design is matched or not and then comes the RCX which will extract all the parasitic values of the metal and poly material used in the design. Designing of the layout is the art where we have to arrange the components in such a way that it should uses minimum area with all the other design rule followed with it. If we have to consider the design approximately the area is equivalent to the product of the number of MOSFET used and the total width of the CMOS. Designing of the circuit and connecting the components using metal need very precious connection, same material wire cannot cross each other or overlap each other at that time we require a second metal and a via to connect it, same way we need poly to metal or metal to poly via to connect two different material. After running out DRC and LVS we extract the parasitic values from the design and we get the new file named AV-extracted file which shows all the values given to all the metal and poly material used, by analysing it we get to know that the polysilicon material used has more resistance value as compare to metal which will affect the overall current flowing in the design so to have an efficient layout we have to minimize the use of poly material and minimize the metal length of the connection. Designing the layout in analog world is quite a complex task as every connection is drawn manually and we have to consider which component is to placed where, and parallel we have to consider all the design rules and to minimize the area under which my circuit is drawn which will directly affect the cost of the chip.



Fig. 2: Layout of CM

In the figure 2, the layout design of the folded cascade current mirror where we have used 2 metal and a poly to connect all the terminal of the cmos. Blue color material is my metal one, and the red color material is the metal two which we have used so that same type of material should not overlap as that will short the connection. On designing the layout of CM we can see their as soo much gap between the component and there is large number of poly material used which will directly increase the resistance value of the overall circuit so we can reduce the poly material by manually arranging the component so the distance between the design should be minimum where poly material is used. So we have again design the circuit by considering and compressing the area of previously designed layout, new design is shown in next page where all the connection is made such a way that there should be very less poly material used and second is the metal length should be less, and the solution of minimizing the metal used can be done by starching the pin of VDD and GND which will directly reduce metal used, If we have to find out the area we can manually calculate it by placing the pointer on X-axis and Y- axis and then multiplying the total area under the circuit which will include spacing between the component but if we have to calculate the area used by the component without spacing and all, then directly multiply the width of the component with the number of component used in designing of the circuit. In designing the folded cascade current mirror, we have used total 7 component with the width of 2micro meter each which will give us the area as 14 micro meter of only the component without connections.



Fig. 3: Modified layout design of CM

The figure 3, shows the most efficient design one can make as it has very less poly material used as compare to previous design and the metal used is also very less. So, to know that our physical circuit or the layout is efficient or not we go for post layout simulation where we have to consider three different block of same architecture and then comparing simply the schematic, and other two file of the layout as shown in fig-6.9.

The Parametric analysis between 100m to 600m voltage range is showing the exact output for the proposed circuit. The range of values for biasing is shown and the exact biasing voltage found out is 550m V.



Fig. 4 Proposed folded current mirror parametric analysis

The figure 4 shows ranges of values for which this cascode current mirror is working approximately ranges from 400m V to 550mV. The power dissipated of the CMOS Folded cascade current mirror comes out to be 83.66 uW which in comparison to Wilson current mirror is less as it values came out to be 240.6 uW. The power dissipated decreases on decreasing the technology from 180nm to 45nm and it comes out to be 7.17 uW.

# III. OUTPUT RESISTANCE OF THE CURRENT MIRROR

Calculating the output resistance from the circuit differ as the technology varies as the resistance v/s current graph is shown below we get to know that the output resistance of the designed circuit is equal to  $1.63*104\Omega$  and its highest value is when the value of current is .5029u A.



Fig. 5: Resistance Vs current graph of 180nm.

For 45nm technology the mirroring of the circuit is done around 470mV biasing voltage with a supply voltage of 1.8V. Average output resistance of the 45nm technology for a current mirror circuit came out to be 1.33 M  $\Omega$ .



Fig. 6: Resistance Vs current graph of 45nm.

## IV. CONCLUSION

In this paper a high performance MOSFET current mirror in a folded cascode configuration is designed to achieve a high output resistance, operating in wide range of supply voltage. we have designed the layout of the circuit and its post layout simulation is also analysed by optimizing the layout design of the circuit. The output resistance values are much higher than the previously designed circuits.

## REFERENCE

- [1] Yan, Zushu, et al. "Nested-current-mirror rail-to-rail-output single-stage amplifier with enhancements of DC gain, GBW and slew rate." *IEEE Journal of Solid-State Circuits* 50.10 (2015): 2353-2366.
- [2] Zhou, Jun, et al. "An ultra-low voltage level shifter using revised wilson current mirror for fast and energy-efficient wide-range voltage conversion from sub-threshold to I/O voltage." *IEEE Transactions on Circuits and Systems I: Regular Papers* 62.3 (2015): 697-706.
- [3] Jung, Seungwoo, et al. "An investigation of single-event transients in C-SiGe HBT on SOI current mirror circuits." *IEEE Transactions on Nuclear Science* 61.6 (2014): 3193-3200.
- [4] Li, Sinan, and SY Ron Hui. "Self-configurable current-mirror circuit with short-circuit and open-circuit fault tolerance for balancing parallel light-emitting diode (LED) string currents." *IEEE Transactions on Power Electronics* 29.10 (2014): 5498-5507.

- [6] Esparza-Alfaro, F., et al. "High-performance micropower class AB current mirror." *Electronics letters* 48.14 (2012): 823-824.
- [7] Paulik, George F., and Raymond P. Mayer. "Differential Amplifier with Current-Mirror Load: Influence of Current Gain, Early Voltage, and Supply Voltage on the DC Output Voltage." IEEE Transactions on Education 55.2 (2012):
- [8] Shi, Long Xing, et al. "A 1.5-V current mirror double-balanced mixer with 10-dBm IIP3 and 9.5-dB conversion gain." IEEE Transactions on Circuits and Systems II: Express Briefs 59.4 (2012): 204-208.
- [9] Li, Si Nan, et al. "Novel self-configurable current-mirror techniques for reducing current imbalance in parallel lightemitting diode (LED) strings." IEEE Transactions on Power Electronics 27.4 (2012): 2153-2162.
- [10] Jablonski, Michal, Gilbert De Mey, and Andrzej Kos. "Quad configuration for improved thermal design of cascode current mirror." Electronics Letters 48.2 (2012): 80-82.
- [11] Lee, S., et al. "Low-voltage bandgap reference with output-regulated current mirror in 90 nm CMOS." *electronics* letters46.14 (2010): 976-977.
- [12] Laoudias, C., and C. Psychalinos. "Low-voltage CMOS adjustable current mirror." *Electronics letters* 46.2 (2010): 124-126.
- [13] Saberi, Mehdi, and Ala Talebzadeh Shooshtari. "A low-power wide-range voltage level shifter using a modified Wilson current mirror." Iranian Conference on Electrical Engineering (ICEE). 2016.
- [14] Julien, Mohan, et al. "Formal analysis of bandwidth enhancement for high-performance active-input current mirror." Design & Technology of Integrated Systems In Nanoscale Era (DTIS), 2017 12th International Conference on. IEEE, 2017.
- [15] Ha, Dongwoo, Yujin Park, and Suhwan Kim. "A current-mirror technique used for high-order curvature compensated bandgap reference in automotive application." Circuits and Systems (MWSCAS), 2016 IEEE 59th International Midwest Symposium on. IEEE, 2016.
- [16] Sooksood, Kriangkrai. "Wide current range and high compliance-voltage bulk-driven current mirrors: Simple and cascode." Circuits and Systems (APCCAS), 2016 IEEE Asia Pacific Conference on. IEEE, 2016. [17] Bansal, Nidhi, and Rishikesh Pandey. "A Novel Current Subtractor Based on Modified Wilson Current Mirror Using PMOS Transistors." Micro-Electronics and Telecommunication Engineering (ICMETE), 2016 International Conference on. IEEE, 2016.
- [18] Lutkemeier, Sven, and Ulrich Ruckert. "A subthreshold to above-threshold level shifter comprising a wilson current mirror." IEEE Transactions on Circuits and Systems II: Express Briefs 57.9 (2010): 721-724.
- [19] Raguvaran, E., et al. "A very-high impedance current mirror for bio-medical applications." *Recent* Advances in Intelligent Computational Systems (RAICS), 2011 IEEE. IEEE, 2011.
- [20] Raj, Nikhil, Ashutosh Kumar Singh, and A. K. Gupta. "Low-voltage bulk-driven self-biased cascode current mirror with bandwidth enhancement." *Electronics Letters* **50.1** (2014): 23-25.
- [21] Tzschoppe, Christoph, et al. "Theory and design of advanced CMOS current mirrors." Microwave and Optoelectronics Conference (IMOC), 2015 SBMO/IEEE MTT-S International. IEEE, 2015.
- [22] "Program", 2016 IEEE 59th International Midwest Symposium on Circuits and Systems (MWSCAS), 2016.